GD32W51x User Manual
240
refer to OM0 description
10
OM10
Pin 10 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
9
OM9
Pin 9 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
8
OM8
Pin 8 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
7
OM7
Pin 7 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
6
OM6
Pin 6 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
5
OM5
Pin 5 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
4
OM4
Pin 4 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
3
OM3
Pin 3 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
2
OM2
Pin 2 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
1
OM1
Pin 1 output mode bit
These bits are set and cleared by softw are.
refer to OM0 description
0
OM0
Pin 0 output mode bit
These bits are set and cleared by softw are.
0: Output push-pull mode (reset value)
1: Output open-drain mode
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...