GD32W51x User Manual
550
configuration of the general level4 timer.
Figure 17-53. General level4 timer block diagram
Input Logic
Synchronizer&Filter
&Edge Detector
Edge selector
Prescaler
Counter Control
Counter
TIMERx_CHxCV
Register /Interrupt
Register set and update
Interrupt collector and
controller
APB BUS
CK_TI MER
CH0_I N
CAR
Repeater
Output Logic
generation of outputs signals in
compare, PWM,and mixed modes
according to initialization,
complementary mode, software
output control, deadtime insertion,
break input, output mask, and
polarity control
BKEN
BRKI N
CKM
clock monitor
CH0_O
CH0_O N
DMA controller
DMA REQ/ ACK
TIMERx_CH0
TIMERx_UP
.
cap/cmt
req en/direct req set
PSC
PSC_CLK
TIMER_CK
Interrupt
break
update
17.3.4.
Function overview
Clock selection
The general level4 TIMER can only being clocked by the CK_TIMER.
Internal timer clock CK_TIMER which is from module RCU
The general level4 TIMER has only one clock source which is the internal CK_TIMER, used
to drive the counter prescaler. When the CEN is set, the CK_TIMER will be divided by PSC
value to generate PSC_CLK.
The TIMER_CK, driven counter’s prescaler to count, is equal to CK_TIMER which is from
RCU
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...