GD32W51x User Manual
32
List of Tables
Table 1-1. The interconnection relationship of the AHB interconnect matrix
........................... 39
Table 1-2. Default system security state
Table 1-3. Securable peripherals by TZSPC
............................................................................................. 42
Table 1-4. TrustZone-aware peripherals
Table 1-5. Memory map based on IDAU mapping of GD32W51x devices
................................... 44
Table 1-8. Boot address modes when TrustZone is disabled (TZEN=0)
...................................... 49
Table 1-9. Boot modes when TrustZone is enabled (TZEN=1)
......................................................... 49
GD32W51x base address and size for flash memory (FMC mode)
........................... 68
GD32W51x base address and size for flash memory (QSPI mode)
Flash secure operation under different protection levels when TrustZone is active
Flash non-secure operation under different protection levels when TrustZone is
Flash operation under different protection levels when TrustZone is disable
Flash mass erase operation under different protection levels when TrustZone is
Table 2-8. Flash interrupt requests (non -secure)
................................................................................... 82
Table 2-9. Flash interrupt requests (secure)
............................................................................................ 83
Table 3-1. EFUSE address mapping
Table 4-1. TAG memory parameters
Table 4-2. ICAHCE remap region size
Table 4-3. ICACHE cache ability for transaction
...................................................................................123
Table 4-4. memory configuration
Table 4-7. Time in RF sequence
Table 4-8. Power saving mode summary
.................................................................................................140
Security configuration summary
.................................................................................141
Table 6-1. Clock output 0 source select
Table 6-2. Clock output 1 source select
Table 6-3. 1.2V domain voltage selected in deep-sleep mode
........................................................159
Table 6-4. RCU secure protection configuration summary
..............................................................160
Table 6-5. RCU secure-bit or nonsecure-bit access rules
................................................................161
Table 6-6. RCU register privileg and unprivileg access rules
.........................................................161
Table 7-1. NVIC exception types in Cortex -M33
....................................................................................217
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...