GD32W51x User Manual
43
TIMER2
TIMER3
TIMER4
TIMER5
WWDGT
FWDGT
SPI1/I2S1
USART0
USART1
I2C0
I2C1
I2S1_add
APB2
ADC
TIMER0
SPI0
USART2
TIMER15
TIMER16
Wi-Fi_RF
SDIO
HPDF
Table 1-4. TrustZone-aware peripherals
BUS
Peripheral
AHB1
DMA0
DMA1
RCU
FMC
GPIOA
GPIOB
GPIOC
TZSPC
AHB3
QSPI_FLASH
APB1
RTC
PMU
APB2
EXTI
SYSCFG
1.4.
Memory map
The Arm
®
Cortex
®
-M33 processor is structured in Harvard architecture which can use
separate buses to fetch instructions and load/store data. Program memory, data memory,
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...