GD32W51x User Manual
385
31:10
Reserved
Must be kept at reset value.
9
TOVS
Triggered Oversampling
This bit is set and cleared by softw are.
0: All oversampled conversions for a channel are done consecutively after a trigger
1: Each conversion needs a trigger for a oversampled channel and the number of
triggers is determined by the oversampling ratio(OVSR[2:0])
Note:
Softw are is allow ed to w rite this bit only w hen ADCON=0 (w hich ensures that
no conversion is ongoing).
8:5
OVSS [3:0]
Oversampling shift
These bits are set and cleared by softw are.
0000: No shift
0001: Shift 1 bit
0010: Shift 2 bits
0011: Shift 3 bits
0100: Shift 4 bits
0101: Shift 5 bits
0110: Shift 6 bits
0111: Shift 7 bits
1000: Shift 8 bits
Other: reserved
Note:
Softw are is allow ed to w rite this bit only w hen ADCON =0 (w hich ensures that
no conversion is ongoing).
4:2
OVSR [2:0]
Oversampling ratio
This bit filed defines the number of oversampling ratio.
000: 2x
001: 4x
010: 8x
011: 16x
100: 32x
101: 64x
110: 128x
111: 256x
Note:
Softw are is allow ed to w rite this bit only w hen ADCON =0 (w hich ensures that
no conversion is ongoing).
1
Reserved
Must be kept at reset value.
0
OVSEN
Oversampling enable
This bit is set and cleared by softw are.
0: Oversampling disabled
1: Oversampling enabled
Note:
Softw are is allow ed to w rite this bit only w hen ADCON =0 (w hich ensures that
no conversion is ongoing).
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...