GD32W51x User Manual
480
generated by the slave mode controller, a TRGO pulse occurs. And in the latter
case, the signal on TRGO is delayed compared to the actual reset.
001: Enable. This mode is useful to start several timers at the same time or to control
a w indow in w hich a slave timer is enabled. In this mode the master mode controller
selects the counter enable signal as TRGO. The counter enable signal is set w hen
CEN control bit is set or the trigger input in pause mode is high. There is a delay
betw een the trigger input in pause mode and the TRGO output, except if the master -
slave mode is selected.
010: Update. In this mode the master mode controller s elects the update event as
TRGO.
011: Capture/compare pulse. In this mode the master mode controller generates a
TRGO pulse w hen a capture or a compare match occurred in channal0.
100: Compare. In this mode the master mode controller selects the O0CPRE s ignal
is used as TRGO
101: Compare. In this mode the master mode controller selects the O1CPRE signal
is used as TRGO
110: Compare. In this mode the master mode controller selects the O2CPRE signal
is used as TRGO
111: Compare. In this mode the master mode controller selects the O3CPRE signal
is used as TRGO
3
DMAS
DMA request source selection
0: DMA request of channel x is sent w hen capture/compare event occurs.
1: DMA request of channel x is sent w hen update event occurs.
2
CCUC
Commutation control shadow register update control
When the commutation control shadow enable (for CHxEN, CHxNEN and
CHxCOMCTL bits) are set (CCSE=1), these shadow registers update are controlled
as below :
0: The shadow registers update by w hen CMTG bit is set.
1: The shadow registers update by w hen CMTG bit is set or a rising edge of TRGI
occurs.
When a channel does not have a complementary output, this bit has no effect.
1
Reserved
Must be kept at reset value.
0
CCSE
Commutation control shadow enable
0: The shadow registers for CHxEN, CHxNEN and CHxCOMCTL bits are disabled.
1: The shadow registers for CHxEN, CHxNEN and CHxCOMCTL bits are enabled.
After these bits have been w ritten, they are updated based w hen commutation event
coming.
When a channel does not have a complementary output, this bit has no effect.
Slave mode configuration register (TIMERx_SMCFG)
Address offset: 0x08
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...