GD32W51x User Manual
50
GSSAC
MD ==
8’hc
(1)
EFBOOTL K
BOOT0
BOOT1
EFSB
Boot
address
Boot area
-
1
0
-
0
0x0C000
000
SPI Flash w hen cfg_qspi
is 0
QSPI Flash w hen
cfg_qspi is 1
-
1
0
-
1
0X0FF84
000
secure boot
-
1
1
-
-
0x0FF80
000
GSSA
1
0
-
-
-
0x0FF80
000
GSSA
Note:
(1)
When the GSSACMD bitfield is 0x0C, it means 1, otherwise it means 0.
The BOOTx (x=0/1) value (either coming from the pin or the EFBOOTx bit) is latched upon
reset release. It is up to the user to set BOOTx values to select the required boot mode. The
BOOTx pin or EFBOOTx bit (depending on the EFBOOTLK and SWBOOTx bit value in the
EFUSE_CTL register) is also re-sampled when exiting from Standby mode. Consequently,
they must be kept in the required Boot mode configuration in Standby mode. After startup
delay, the selection of the boot area is done before releasing the processor reset.
The embedded boot loader is located in the System memory, which is used to reprogram the
Flash memory. The boot loader can be activated through one of the following serial interfaces:
USART0 (PA8, PB15), USART1 (PA2, PA3) and USART2(PB10, PB11).
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...