GD32W51x User Manual
922
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
G2P3
G2P2
G2P1
G2P0
G1P3
G1P2
G1P1
G1P0
G0P3
G0P2
G0P1
G0P0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value
11:0
GxPy
Channel pin mode
This bit is set and cleared by softw are.
0: Pin GxPy is not a channel pin
1: Pin GxPy is a channel pin
26.4.9.
Group control register(TSI_GCTL)
Address offset: 0x30
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
GC2
GC1
GC0
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
GE2
GE1
GE0
rw
rw
rw
Bits
Fields
Descriptions
31:19
Reserved
Must be kept at reset value
18:16
GCx
Group complete
This bit is set by hardw are w hen charge-transfer sequence for an enabled group is
complete. It is cleared by hardw are w hen a new charge-transfer sequence starts.
0: Charge-transfer for group x is not complete
1: Charge-transfer for group x is complete
15:3
Reserved
Must be kept at reset value
2:0
GEx
Group enable
This bit is set and cleared by softw are.
0: Group x is disabled
1: Group x is enabled
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...