GD32W51x User Manual
534
3
CH0COMSEN
Channel 0 compare output shadow enable
When this bit is set, the shadow register of TIMERx_CH0CV register, w hich updates
at each update event, w ill be enabled.
0: Channel 0 output compare shadow disable
1: Channel 0 output compare shadow enable
The PWM mode can be used w ithout validating the shadow register only in single
pulse mode (SPM bit in TIMERx_CTL0 register is set).
2
CH0COMFEN
Channel 0 output compare fast enable
When this bit is set, the effect of an event on the trigger in input on the
capture/compare output w ill be accelerated if the channel is configured in PWM0 or
PWM1 mode. The output channel w ill treat an active edge on the trigger input as a
compare match, and CH0_O is set to the compare level independently from the
result of the comparison.
0: Channel 0 output quickly compare disable. The minimum delay from an edge on
the trigger input to activate CH0_O
output is 5 clock cycles.
1: Channel 0 output quickly compare enable. The minimum delay from an edge on
the trigger input to activate CH0_O
output is 3 clock cycles.
1:0
CH0MS[1:0]
Channel 0 I/O mode selection
This bit-field specifies the w ork mode of the channel and the input signal selection.
This bit-field is w ritable only w hen the channel is not active. (CH0EN bit in
TIMERx_CHCTL2 register is reset).).
00: Channel 0 is configured as output
01: Channel 0 is configured as input, IS0 is connected to CI0FE0
10: Channel 0 is configured as input, IS0 is connected to CI1FE0
11: Channel 0 is configured as input, IS0 is connected to ITS. This mode is w orking
only if an internal trigger input is selected through TRGS bits in TIMERx_S MC F G
register.
Input capture m ode:
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:12
CH1CAPFLT[3:0]
Channel 1 input capture filter control
Refer to CH0CAPFLT description
11:10
CH1CAPPSC[1:0]
Channel 1 input capture prescaler
Refer to CH0CAPPSC description
9:8
CH1MS[1:0]
Channel 1 mode selection
Same as Output compare mode
7:4
CH0CAPFLT[3:0]
Channel 0 input capture filter control
An event counter is used in the digital filter, in w hich a transition on the output occurs
after N input events. This bit-field specifies the frequency used to sample CI0 input
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...