GD32W51x User Manual
139
Figure 4-6.
RF sequence
T1
T2
T3
T4
T5
T6
T7
t0
t1
WIFI RF ON
HXTALPU
HXTALREADY
BGPU
PLLDIGPU
LDOCLKPU
LDOANAPU
RFPLLPU
HXTALPU, HXTALREADY and PLLDIGPU are bits of RCU_CTL register; BGPU, LDOCLKPU,
LDOANAPU and RFPLLPU are bits of RCU_CFG1 register.
When PLLDIGPU is 1, PLLDIGOSEL[1:0] bits in RCU_PLLCFG register should not change,
and no rising edge should appear on PLLDIGEN bit of RCU_CTL register.
If
RFSWEN bit is 0, choose hardware mode to configure RF sequence:
When set WPSLEEP bit to 1, or Wi-Fi hardware signal sleep_wl is valid, RFPLL / XTAL
/ BG / RF ANA clocks will be automatically closed according to
When set WPWAKE bit to 1, or Wi-Fi hardware signal wake_wl is valid, RFPLL / XTAL /
BG / RF ANA clocks will be automatically opened according to
If
RFSWEN bit is 1, choose software mode to configure RF sequence:
RFPLL / XTAL / BG / RF ANA clocks will be opened or closed by configuring RCU related
registers (recommend to configure in order of
. If related
registers are not configured, the clocks will remain as before).
t1
=
t0
+
T1 (5-1)
Table 4-7. Time in RF sequence
Nam e
Tim e
Discription
T1
HXTAL mode: 1ms.
External supply mode (HXTAL bypass mode): 1us. (Note
that the external supply clock is already ready)
HXTAL ready time
T2
1us
BandGap start time
T3
1us
-
T4
1us
Pow er up interval
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...