GD32W51x User Manual
354
13.4.
DBG registers
DEBUG base address: 0xE0044000
13.4.1.
ID code register (DBG_ID)
Address offset: 0x00
Reset value: 0x0000 0000; Read only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ID_CODE[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ID_CODE[15:0]
r
Bits
Fields
Descriptions
31:0
ID_CODE[31:0]
DBG ID code register
These bits read by softw are, These bits are unchanged constant
13.4.2.
Control register 0 (DBG_CTL0)
Address offset: 0x04
Reset value: 0x0000 0000; power reset only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TRACE
_MODE
TRACE
_IOEN
Reserved
STB_
HOLD
DSLP_
HOLD
SLP_
HOLD
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:6
TRACE_MODE[1:0]
Trace pin allocation mode
This bit is set and reset by softw are
00: Trace pin used in asynchronous mode
01: Trace pin used in synchronous mode and the data length is 1
10: Trace pin used in synchronous mode and the data length is 2
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...