SH7751 Group, SH7751R Group
Section 14 Direct Memory Access Controller (DMAC)
R01UH0457EJ0301 Rev. 3.01
Page 503 of 1128
Sep 24, 2013
Table 14.3 DMAC Registers
Chan-
nel
Name
Abbre-
viation
Read/
Write
Initial
Value
P4 Address
Area 7
Address
Access
Size
0 DMA
source
address register 0
SAR0
R/W Undefined
H'FFA00000 H'1FA00000 32
DMA
destination
address register 0
DAR0
R/W Undefined
H'FFA00004 H'1FA00004 32
DMA transfer
count register 0
DMATCR0 R/W Undefined
H'FFA00008 H'1FA00008 32
DMA
channel
control register 0
CHCR0
R/W
*
H'00000000 H'FFA0000C H'1FA0000C 32
1 DMA
source
address register 1
SAR1
R/W Undefined H'FFA00010
H'1FA00010
32
DMA
destination
address register 1
DAR1
R/W Undefined H'FFA00014
H'1FA00014
32
DMA transfer
count register 1
DMATCR1 R/W Undefined H'FFA00018
H'1FA00018
32
DMA
channel
control register 1
CHCR1
R/W
*
H'00000000 H'FFA0001C H'1FA0001C 32
2
DMA source
address register 2
SAR2 R/W
Undefined
H'FFA00020 H'1FA00020 32
DMA destination
address register 2
DAR2 R/W
Undefined
H'FFA00024 H'1FA00024 32
DMA transfer
count register 2
DMATCR2 R/W Undefined H'FFA00028 H'1FA00028 32
DMA
channel
control register 2
CHCR2 R/W
*
H'00000000 H'FFA0002C H'1FA0002C 32
3 DMA
source
address register 3
SAR3 R/W
Undefined
H'FFA00030
H'1FA00030
32
DMA
destination
address register 3
DAR3 R/W
Undefined
H'FFA00034
H'1FA00034
32
DMA transfer
count register 3
DMATCR3 R/W Undefined H'FFA00038 H'1FA00038 32
DMA
channel
control register 3
CHCR3 R/W
*
H'00000000 H'FFA0003C H'1FA0003C 32
Com-
mon
DMA operation
register
DMAOR R/W
*
H'00000000 H'FFA00040 H'1FA00040 32
Notes: Longword access should be used for all control registers. If a different access width is
used, reads will return all 0s and writes will not be possible.
*
Bit 1 of CHCR0–CHCR3 and bits 2 and 1 of DMAOR can only be written with 0 after
being read as 1, to clear the flags.