
SH7751 Group, SH7751R Group
Section 13 Bus State Controller (BSC)
R01UH0457EJ0301 Rev. 3.01
Page 385 of 1128
Sep 24, 2013
Bits 8 to 6—Address-OE/WE Assertion Delay (A6TED2–A6TED0):
These bits set the delay
time from address output to
OE
/
WE
assertion on the connected PCMCIA interface. The setting of
these bits is selected when the PCMCIA interface access TC bit is 0.
Bit 8: A6TED2
Bit 7: A6TED1
Bit 6: A6TED0
Waits Inserted
0
0
0
0 (Initial value)
1
1
1 0 2
1
3
1 0 0 6
1
9
1 0 12
1
15
Bits 5 to 3—OE/WE Negation-Address Delay (A5TEH2–A5TEH0):
These bits set the address
hold delay time from
OE
/
WE
negation in a write on the connected PCMCIA interface or in an I/O
card read. In the case of a memory card read, the address hold delay time from the data sampling
timing is set. The setting of these bits is selected when the PCMCIA interface access TC bit is 0.
Bit 5: A5TEH2
Bit 4: A5TEH1
Bit 3: A5TEH0
Waits Inserted
0
0
0
0 (Initial value)
1
1
1 0 2
1
3
1 0 0 6
1
9
1 0 12
1
15