SH7751 Group, SH7751R Group
Section 14 Direct Memory Access Controller (DMAC)
R01UH0457EJ0301 Rev. 3.01
Page 583 of 1128
Sep 24, 2013
14.6
Configuration of the DMAC (SH7751R)
14.6.1
Block Diagram of the DMAC
Figure 14.53 is a block diagram of the DMAC in the SH7751R.
dreq0–7
Request
8
dmaqueclr0-7
queclr0–7
SAR0, DAR0, DMATCR0,
CHCR0 only
DDTMODE
BAVL
48 bits
CH0
CH1
CH2
CH3
CH4
CH5
CH6
CH7
Request controller
DTR command buffer
DDT module
DDTD
External bus
TR DBREQ
tdack
id[2:0]
TDACK
ID[1:0]
D[31:0]
DBREQ
BAVL
/
ID2
SAR0–7
DAR0–7
DMATCR0–7
CHCR0–7
DMAOR
Bus
interface
P
er
ipher
al b
us
Inter
nal b
us
DMAC module
Count control
Re
g
istr control
Activation
control
Request
priority
control
32B data
buffer
Bus state
controller
On-chip
peripheral
module
Exter
nal address/on-chip
per
ipher
al module address
TMU
SCI, SCIF
DACK0, DACK1
DRAK0, DRAK1
DREQ0
,
DREQ1
Le
g
end:
DMAOR:
SAR:
DAR:
DMATCR:
CHCR:
DMAC operation re
g
ister
DMAC source address re
g
ister
DMAC destination address re
g
ister
DMAC transfer count re
g
ister
DMAC channel control re
g
ister
Figure 14.53 Block Diagram of the DMAC