
Section 13 Bus State Controller (BSC)
SH7751 Group, SH7751R Group
Page 434 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Trwl cycles can be specified by bits TRWL2–TRWL0 in MCR. Access starts from 16-byte
boundary data, and 32-byte boundary data is written in wraparound mode. DACK is asserted two
cycles before the data write cycle.
Tr
Tc1
Tc2
Tc3
Tc4
Tc5
Tc7
Trw
c1
Tc6
CKIO
Bank
Prechar
g
e-sel
Address
CSn
DQMn
RD/WR
RAS
CASS
D31–D0
(write)
BS
CKE
DACKn
(SA: IO
→
memory)
c1
c2
c3
c4
c5
c6
c7
c8
Row
Row
Tc8
Trw1
Tpc
Trw1
H/L
H/L
c5
Row
Note:
F
or D
A
CKn, an e
xample is sho
wn where CHCRn.AL (access le
v
el) = 0 f
or the DMA
C
.
Figure 13.26 Basic Timing for Synchronous DRAM Burst Write