SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 867 of 1128
Sep 24, 2013
Bits 15 to 8—Latency Timer Register (LAT7 to 0):
These bits specify the latency time of the
PCI bus when the PCIC is operating as the master.
Bits 7 to 0—Cache Line Size (CACHE7 to 0):
Not supported. Memory target is set cache-
disabled, and SDONE and
SBO
are ignored.
22.2.5
PCI Configuration Register 4 (PCICONF4)
Bit:
31 30 29 28 27 26 25 24
BASE31 BASE30 BASE29 BASE28 BASE27 BASE26 BASE25 BASE24
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
R/W R/W R/W R/W R/W R/W R/W R/W
PP
Bus-R/W:
R/W R/W R/W R/W R/W R/W R/W R/W
Bit:
23 22 21 20 19 18 17 16
BASE23 BASE22 BASE21 BASE20 BASE19 BASE18 BASE17 BASE16
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
R/W R/W R/W R/W R/W
*
R/W
*
R/W
*
R/W
*
PP
Bus-R/W:
R/W R/W R/W R/W R/W
*
R/W
*
R/W
*
R/W
*
Bit:
15 14 13 12 11 10 9 8
BASE15 BASE14 BASE13 BASE12 BASE11 BASE10
BASE9 BASE8
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W: R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
PP Bus-R/W:
R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
R/W
*
Bit:
7 6 5 4 3 2 1 0
BASE7 BASE6 BASE5 BASE4 BASE3 BASE2
—
ASI
Initial
value:
0 0 0 0 0 0 0 1
PCI-R/W:
R R R R R R R R
PP Bus-R/W:
R R R R R R R R
Note:
*
These bits are read-only in the SH7751 and can be read from and written to in the
SH7751R.
PCI configuration register 4 (PCICONF4) is a 32-bit read/partial-write register that accommodates
the I/O-space base address register, which is one of the PCI configuration registers that are