SH7751 Group, SH7751R Group
Section 23 Electrical Characteristics
R01UH0457EJ0301 Rev. 3.01
Page 1041 of 1128
Sep 24, 2013
TRp1
TRp2
TRp3
TRp4
TMw
TMw2
TMw4
TMw3
TMw5
CKIO
Bank
Prechar
g
e-sel
Address
CSn
RD/
WR
RAS
CASS
DQMn
BS
DACKn
CKE
t
AD
t
AD
t
AD
t
RWD
t
RWD
t
RWD
t
CSD
t
CSD
t
CSD
t
BSD
t
DQMD
t
DACD
t
WDD
t
WDD
t
DACD
t
CASD2
t
CASD2
t
CASD2
t
CASD2
t
RASD
t
RASD
t
RASD
t
DQMD
D31–D0
(write)
Le
g
end:
IO: DACK
device
SA: Sin
g
le address DMA transfer
DA: Dual address DMA transfer
DACK set to active-hi
g
h
Figure 23.34 (a) Synchronous DRAM Bus Cycle: Mode Register Setting (PALL)