
SH7751 Group, SH7751R Group
Section 9 Power-Down Modes
R01UH0457EJ0301 Rev. 3.01
Page 241 of 1128
Sep 24, 2013
9.1.2
Register Configuration
Table 9.2 shows the registers used for power-down mode control.
Table 9.2
Power-Down Mode Registers
Name
Abbreviation
R/W
Initial Value
P4 Address
Area 7
Address
Access
Size
Standby control
register
STBCR R/W
H'00 H'FFC00004 H'1FC00004 8
Standby control
register 2
STBCR2 R/W
H'00 H'FFC00010 H'1FC00010 8
Clock stop register CLKSTP00
R/W
H'00000000 H'FE0A0000 H'1E0A0000 32
Clock stop clear
register
CLKSTPCLR00 W
H'00000000 H'FE0A0008 H'1E0A0008 32
9.1.3
Pin Configuration
Table 9.3 shows the pins used for power-down mode control.
Table 9.3
Power-Down Mode Pins
Pin Name
Abbreviation
I/O
Function
Processor status 1
Processor status 0
STATUS1
STATUS0
Output Indicate
the
processor's operating status
(STATUS1, STATUS0).
HH: Reset
HL: Sleep mode
LH: Standby mode
LL: Normal operation
Sleep request
SLEEP
Input
A transition to sleep mode is effected by
inputting a low-level to the pin.
Hardware standby
request
CA
Input
A transition to hardware standby mode
is effected by inputting a low-level to the
pin.
Legend:
H: High level
L: Low level