Page xliv of liv
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Figure 23.52 PCMCIA I/O Bus Cycle (TED [2:0] = 001, TEH [2:0] = 001,
One
Internal
Wait, Bus Sizing)........................................................................... 1060
Figure 23.53 MPX Basic Bus Cycle: Read (1) 1st Data (One Internal Wait) (2)
1st Data (One Internal Wait + One External Wait)............................................. 1061
Figure 23.54 MPX Basic Bus Cycle: Write (1) 1st Data (No Wait) (2) 1st Data
(One Internal Wait) (3) 1st Data (One Internal Wait + One External Wait)....... 1062
Figure 23.55 MPX Bus Cycle: Burst Read (1) 1st Data (One Internal Wait),
2nd to 8th Data (No Internal Wait) (2) 1st Data (No Internal Wait),
2nd to 8th Data (No Internal Wait + External Wait Control).............................. 1063
Figure 23.56 MPX Bus Cycle: Burst Write (1) No Internal Wait (2) 1st Data
(One Internal Wait), 2nd to 8th Data (No Internal Wait +
External
Wait
Control)........................................................................................ 1064
Figure 23.57 Memory Byte Control SRAM Bus Cycles (1) Basic Read Cycle
(No Wait) (2) Basic Read Cycle (One Internal Wait) (3)
Basic Read Cycle (One Internal Wait + One External Wait).............................. 1065
Figure 23.58 Memory Byte Control SRAM Bus Cycle: Basic Read Cycle
(No Wait, Address Setup/Hold Time Insertion, AnS [0] = 1, AnH [1:0] = 01) .. 1066
Figure 23.59 TCLK Input Timing............................................................................................ 1072
Figure 23.60 RTC Oscillation Settling Time at Power-On ...................................................... 1072
Figure 23.61 SCK Input Clock Timing.................................................................................... 1072
Figure 23.62 SCI I/O Synchronous Mode Clock Timing......................................................... 1073
Figure 23.63 I/O Port Input/Output Timing ............................................................................. 1073
Figure 23.64 (a)
DREQ
/DRAK Timing .................................................................................... 1073
Figure 23.64 (b)
DBREQ
/
TR
Input Timing and
BAVL
Output Timing ................................... 1074
Figure 23.65 TCK Input Timing .............................................................................................. 1074
Figure 23.66
RESET
Hold Timing .......................................................................................... 1075
Figure 23.67 H-UDI Data Transfer Timing ............................................................................. 1075
Figure 23.68 Pin Break Timing................................................................................................ 1075
Figure 23.69 NMI Input Timing .............................................................................................. 1075
Figure 23.70 PCI Clock Input Timing ..................................................................................... 1078
Figure 23.71 Output Signal Timing ......................................................................................... 1078
Figure 23.72 Output Signal Timing ......................................................................................... 1079
Figure 23.73 I/O Port Input/Output Timing ............................................................................. 1080
Figure 23.74 Output Load Circuit ............................................................................................ 1081
Figure 23.75 Load Capacitance
−
Delay Time........................................................................... 1082
Appendix B Package Dimensions
Figure B.1 Package Dimensions (256-pin QFP) ..................................................................... 1091
Figure B.2 Package Dimensions (256-pin BGA: Devices Other than
HD6417751RBA240HV)...................................................................................... 1092