
SH7751 Group, SH7751R Group
Section 23 Electrical Characteristics
R01UH0457EJ0301 Rev. 3.01
Page 1065 of 1128
Sep 24, 2013
T1
Tw
T2
CKIO
CSn
RD/
WR
RD
(1)
WEn
D31–D0
(read)
BS
DACKn
(DA)
RDY
A25–A0
t
DACD
t
DACD
t
CSD
t
CSD
t
DACD
t
RDYH
t
RDYS
t
DACD
t
DACD
t
RWD
t
RWD
T1
T2
t
DACD
t
DACD
t
CSD
t
CSD
t
DACD
t
DACD
t
WED1
t
DACD
t
RWD
t
RWD
t
RDYH
t
RDYS
t
RDYH
t
RDYS
t
AD
t
AD
t
AD
t
AD
T1
Tw
Twe
T2
t
DACD
t
DACD
t
RSD
t
RSD
t
RSD
t
RSD
t
RSD
t
RSD
t
RSD
t
RSD
t
WED1
t
WED1
t
WEDF
t
WED1
t
WEDF
t
WED1
t
WEDF
t
WED1
t
CSD
t
CSD
t
DACD
t
BSD
t
BSD
t
BSD
t
BSD
t
BSD
t
BSD
t
DACD
t
DACD
t
RWD
t
RWD
t
RSD
t
AD
t
AD
t
RDH
t
RDS
t
RDH
t
RDS
t
RDH
t
RDS
DACKn
(SA: IO
←
memory)
(2)
(3)
Le
g
end:
IO: DACK
device
SA: Sin
g
le address DMA transfer
DA:
Dual address DMA transfer
DACK set to active-hi
g
h
Figure 23.57 Memory Byte Control SRAM Bus Cycles
(1) Basic Read Cycle (No Wait)
(2) Basic Read Cycle (One Internal Wait)
(3) Basic Read Cycle (One Internal Wait + One External Wait)