
Section 19 Interrupt Controller (INTC)
SH7751 Group, SH7751R Group
Page 786 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Bits 31 to 0—Interrupt Mask Clear:
These bits indicate the existence of an interrupt request
corresponding to each bit. For the correspondence between bits and interrupt sources, see section
19.3.7, INTREQ00, INTMSK00, and INTMSKCLR00 Bit Allocation.
Bits 31 to 0
Description
0
Do not change corresponding interrupt mask
1
Clear corresponding interrupt mask
19.3.7
INTREQ00, INTMSK00, and INTMSKCLR00 Bit Allocation
The following shows the relationship between individual bits in the register and interrupt factors.
Table 19.7 Bit Allocation
Bit No.
Module
Interrupt
31 to 10
Reserved
Reserved
9 TMU
TUNI4
8 TMU
TUNI3
7 PCI
PCIERR
6 PCI
PCIPWDWN
5 PCI
PCIPWON
4 PCI
PCIDMA0
3 PCI
PCIDMA1
2 PCI
PCIDMA2
1 PCI
PCIDMA3
0 PCI
PCISERR