SH7751 Group, SH7751R Group
Section 23 Electrical Characteristics
R01UH0457EJ0301 Rev. 3.01
Page 1023 of 1128
Sep 24, 2013
t
WDD
t
WDD
t
WDD
t
DACDF
t
DACDF
t
DACD
t
DACD
t
DACD
TS1
t
AD
T1
T2
TH1
t
AD
t
RDH
t
RDS
t
CSD
t
RWD
t
RWD
t
CSD
t
RSD
t
RSD
t
RSD
t
WED1
t
WEDF
t
WEDF
t
BSD
t
BSD
t
DACD
t
DACD
CKIO
A25
–
A0
CSn
RD/
WR
RD
D31
–
D0
(read)
D31
–
D0
(write)
BS
DACKn
(SA: IO
←
memory)
DACKn
(SA: IO
→
memory)
DACKn
(DA)
RDY
WEn
Le
g
end:
IO: DACK
device
SA: Sin
g
le address DMA transfer
DA: Dual address DMA transfer
DACK set to active-hi
g
h
Figure 23.16 SRAM Bus Cycle: Basic Bus Cycle (No Wait, Address Setup/Hold Time
Insertion, AnS = 1, AnH = 1)