
SH7751 Group, SH7751R Group
Section 13 Bus State Controller (BSC)
R01UH0457EJ0301 Rev. 3.01
Page 481 of 1128
Sep 24, 2013
Tm1
CKIO
A
RD
/
FRAME
CSn
RD/
WR
D31–D0
BS
Tmd1w
Tmd1
Tmd2
RDY
DACKn
(DA)
D0
D1
Note: For DACKn, an example is shown where CHCRn.AL (access level) = 0 for the DMAC.
Figure 13.60 MPX Interface Timing 9
(Burst Read Cycle, AnW = 0, No External Wait, Bus Width: 32 Bits,
Transfer Data Size: 64 Bits)