
SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 865 of 1128
Sep 24, 2013
22.2.4
PCI Configuration Register 3 (PCICONF3)
Bit:
31 30 29 28 27 26 25 24
BIST7 BIST6 BIST5 BIST4 BIST3 BIST2 BIST1 BIST0
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
R R R R R R R R
PP
Bus-R/W:
R R R R R R R R
Bit:
23 22 21 20 19 18 17 16
HEAD7 HEAD6 HEAD5 HEAD4 HEAD3 HEAD2 HEAD1 HEAD0
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
R R R R R R R R
PP
Bus-R/W:
R R R R R R R R
Bit:
15 14 13 12 11 10 9 8
LAT7 LAT6 LAT5 LAT4 LAT3 LAT2 LAT1 LAT0
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
R/W R/W R/W R/W R/W R/W R/W R/W
PP
Bus-R/W:
R/W R/W R/W R/W R/W R/W R/W R/W
Bit:
7 6 5 4 3 2 1 0
CACHE7 CACHE6 CACHE5 CACHE4 CACHE3 CACHE2 CACHE1 CACHE0
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
R R R R R R R R
PP
Bus-R/W:
R R R R R R R R
The PCI configuration register 3 (PCICONF3) is a 32-bit read/partial-write register that includes
the BIST function, header type, latency timer, and cache line size PCI configuration registers
stipulated in the PCI local bus specification. The BIST function is read from bits 31 to 24, the
header type from bits 23 to 16, the cache line size from bits 7 to 0. The guaranteed time for the
PCIC to occupy the PCI bus when the PCIC is master is set in bits 15-8 (latency timer).
Bits 15 to 8 can be written to. Other bits are fixed in hardware.
The PCICONF3 register is initialized to H'00000000 at a power-on reset and software reset.