SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 849 of 1128
Sep 24, 2013
22.1.3
Pin Configuration
Table 22.1 shows the configuration of I/O pins of the PCIC.
Table 22.1 Pin Configuration
I/O Status
in Operating Modes
Host Non-host
No. Pin Name
PCI
Standard
Signal
Name Function
I/O
Type
Pull-up
Resistor
*
1
Master Target Master Target Remarks
1 PCICLK
CLK
PCI input clock
(33 MHz/66 MHz)
in I I I I
2
PCIRST
— Reset
output
out O
O
—
—
3 AD31
to
AD0
AD[31:0] Address/data
t/s
I/O I/O I/O I/O
Low
level
output at
reset
4 C/
BE3
to
C/
BE0
C/
BE
[3:0]
Command/byte
enable
t/s O I O I
Low
level
output at
reset
5 PAR
PAR
Parity
t/s
I/O I/O I/O I/O
Low
level
output at
reset
6
PCIFRAME FRAME
Bus
cycle
s/t/s
Yes O I O I
7
IRDY IRDY
Initiator
ready
s/t/s
Yes O I O I
8
TRDY TRDY
Target
ready s/t/s
Yes I O I O
9
PCISTOP STOP
Transaction
stop
s/t/s
Yes I O I O
10
PCILOCK LOCK
Exclusive access
control
s/t/s
Yes O I O I
11
DEVSEL DEVSEL
Device
select s/t/s
Yes I O I O
REQ1
Bus request
(host function)
t/s Yes I I —
12
PCIREQ1
/
GNTIN
GNT
Bus grant
t/s
Yes
—
—
I
—
GNT1
Bus grant
(host function)
t/s No O O —
13
PCIGNT1
/
REQOUT
REQ
Bus request
t/s
No
—
—
O
—
14
PERR PERR
Parity
error
s/t/s Yes I/O O I/O O
15
SERR SERR
System
error o/d Yes O O O O
16
INTA INTA
Interrupt (async)
o/d
Yes
—
—
O
O