
Section 13 Bus State Controller (BSC)
SH7751 Group, SH7751R Group
Page 382 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
•
For Synchronous DRAM Interface:
AMX AMXEXT
SZ
Example Synchronous DRAM
Configurations BANK
0 0
(16M:
512K
×
16 bits
×
2)
×
2
a[21]
*
1
(16M:
512K
×
16 bits
×
2)
×
2
a[20]
*
1 0
(16M:
1M
×
8 bits
×
2)
×
4
a[22]
*
1
(16M:
1M
×
8 bits
×
2)
×
4
a[21]
*
2 —
(64M:
1M
×
16 bits
×
4)
×
2
a[23:22]
*
3 —
(64M:
2M
×
8 bits
×
4)
×
4
a[24:23]
*
4 —
(64M:
512K
×
32 bits
×
4)
×
1
a[22:21]
*
5 —
(64M:
1M
×
32 bits
×
2)
×
1
a[22]
*
6 0
(64M:
4M
×
4 bits
×
4)
×
8
a[25:24]
*
1
32
(256M: 4M
×
16 bits
×
4)
×
2
a[25:24]
*
7 — (16M:
256K
×
32 bits
×
2)
×
1
a[20]
*
Note:
*
a[x]: External address, not address pin
Bit 2—Refresh Control (RFSH):
Specifies refresh control. Selects whether refreshing is
performed for DRAM and synchronous DRAM. When the refresh function is not used, the refresh
request cycle generation timer can be used as an interval timer.
Bit 2: RFSH
Description
0
Refreshing is not performed
(Initial value)
1
Refreshing is performed