
SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 969 of 1128
Sep 24, 2013
22.6
Interrupts
22.6.1
Interrupts from PCIC to CPU
There are 8 interrupts, as shown in the following, that can be generated by the PCIC for the CPU.
The interrupt controller also controls the individual interrupt priority levels and interrupt masks,
etc. See the section 19, Interrupt Controller (INTC), for details.
Table 22.13 Interrupts
Interrupt Source
Function
INTPRI00 Priority
PCISERR
SERR error interrupt
[3:0] High
PCIERR
ERR error interrupt
[7:4] High
PCIPWDWN
Power-down request interrupt
PCIPWON
Power-on request interrupt
PCIDMA0
DMA0 transfer end interrupt
PCIDMA1
DMA1 transfer end interrupt
PCIDMA2
DMA2 transfer end interrupt
PCIDMA3
DMA3 transfer end interrupt
Low
Low
System Error (
SERR
) Interrupt (PCISERR):
This interrupt shows detection of the
SERR
pin
being asserted. This interrupt is generated only when the PCIC is operating as host.
When the PCIC is operating as non-host, the SERR bit in the PCI control register (PCICR) is used
to notify the host device of the system error (assertion of
SERR
pin).
The
SERR
pin can be asserted when the SERR bit is asserted and when an address parity error is
detected in a target transfer.
When the SER bit of the PCI configuration register 1 (PCICONF1) is set to 0, the
SERR
pin is not
asserted.
Error Interrupt (PCIERR):
Shows error detection by the PCIC. The error interrupt is asserted
when either of the following errors is detected:
•
Interrupts detected by PCI interrupt register (PCIINT)
•
Interrupts detected by PCI arbiter interrupt register (PCIAINT)