Section 9 Power-Down Modes
SH7751 Group, SH7751R Group
Page 246 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Bit 0—Module Stop 5 (MSTP5):
Specifies stopping of the clock supply to the user break
controller (UBC) among the on-chip peripheral modules. See section 20.6, User Break Controller
Stop Function for how to set the clock supply.
Bit 0: MSTP5
Description
0
UBC operating
(Initial value)
1
Clock supply to UBC stopped
9.2.5
Clock Stop Register 00 (CLKSTP00)
Clock stop register 00 (CLKSTP00) is a 32-bit readable/writable register that controls the
operating clock for peripheral modules.
The clock supply is restarted by writing 1 to the corresponding bit in the CLKSTPCLR00 register.
Writing 0 to CLKSTP00 will not change the bit value.
CLKSTP00 is initialized to H'00000000 by a reset. It is not initialized in standby mode.
Bit:
31 30 29 ... 11 10 9 8
— — — ... — — — —
Initial
value:
0 0 0 ... 0 0 0 0
R/W:
R R R ... R R R R
Bit:
7 6 5 4 3 2 1 0
— — — — —
CSTP2
CSTP1
CSTP0
Initial
value:
0 0 0 0 0 0 0 0
R/W:
R R R R R
R/W
R/W
R/W
Bits 31 to 3—Reserved:
These bits are always read as 0, and should only be written with 0.
Bit 2—Clock Stop 2 (CSTP2):
Specifies stopping of the peripheral clock supply to the PCI bus
controller (PCIC). For details see section 22, PCI Controller (PCIC).
Bit 2: CSTP2
Description
0
Peripheral clock is supplied to PCIC
(Initial value)
1
Peripheral clock supply to PCIC is stopped