
Section 14 Direct Memory Access Controller (DMAC)
SH7751 Group, SH7751R Group
Page 500 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
14.1.2
Block Diagram (SH7751)
Figure 14.1 shows a block diagram of the DMAC.
SARn
DARn
DMATCRn
CHCRn
DMAOR
TMU
SCI, SCIF
DACK0, DACK1
DRAK0, DRAK1
Le
g
end:
DMAOR:
DMAC operation re
g
ister
SARn:
DMAC source address
re
g
ister
DARn:
DMAC destination address re
g
ister
DMATCRn: DMAC transfer count re
g
ister
CHCRn:
DMAC channel control re
g
ister
Note:
n = 0 to 3
On-chip
peripheral
module
Peripheral bus
Internal bus
DMAC module
Count
control
Re
g
ister
control
Activation
control
Request
priority
control
Bus
interface
32B data
buffer
Bus state
controller
CH0
CH1
CH2
CH3
Request controller
DTR command buffer
DDT module
SAR0, DAR0, DMATCR0,
CHCR0 only
External bus
BAVL
TDACK
ID[1:0]
D[31:0]
DDTMODE
DBREQ
BAVL
dreq0-3
4
48 bits
TR
DBREQ
tdack
id[1:0]
DDTD
DREQ0
,
DREQ1
Exter
nal address/on-chip
per
ipher
al module address
Figure 14.1 Block Diagram of DMAC