
Section 22 PCI Controller (PCIC)
SH7751 Group, SH7751R Group
Page 882 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
When B'11 is written to bits 1 and 0 and a transition is made to power state D3 (power down
mode), PCIC operation as a master target is disabled, regardless of the setting of bits 2 to 0 of the
PCICONF1 (bus master control, memory and I/O space access control) (these bits are masked).
When B'00 is written to bits 1 and 0 and a transition is made to power state D0 (normal operating
mode), the mask is canceled.
Bits 31 to 24—DATA (DATA7 to 0):
Not supported. Data field for power management.
Bits 23 to 16—Reserved:
These bits always return 0 when read. Always write 0 to these bits.
Bit 15—PME Status (PMEST):
Not supported. Shows the status of the
PME
bit. This bit is set
when the signal is output.
Bits 14 and 13—Data Scale (DTATSCL1 to 0):
Not supported. These bits specify the scaling
value for the data field value.
Bits 12 to 9—Data Select (DATASEL3 to 0):
Not supported. Select the value to be output to the
data field.
Bit 8—
PME
Enable (PMEEN):
Not supported. Controls the
PME
signal output.
Bits 7 to 2—Reserved:
These bits always return 0 when read. Always write 0 to these bits.
Bits 1 and 0—Power State
(
PWRST1 and 0):
Specifies the power state. No state transition is
effected when a non-supported state is specified. (Normal termination, no error output.)
Bit 1: PWRST1
Bit 0: PWRST0
Description
0
0
D0 state (Initial value, normal state)
1
D1 state (not supported)
1
0
D2 state (not supported)
1
D3 state (power down mode)