Section 12 Timer Unit (TMU)
SH7751 Group, SH7751R Group
Page 318 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Initialization
Chan-
nel
Name
Abbre-
viation
R/W
Power-
On
Reset
Manual
Reset
Stand-
by
Mode
Initial Value
P4 Address
Area 7
Address
Access
Size
3 Timer
constant
register 3
TCOR3 R/W Ini-
tialized
Held Held H'FFFFFFFF H'FE100008 H'1E100008
32
Timer
counter 3
TCNT3 R/W Ini-
tialized
Held Held H'FFFFFFFF H'FE10000C H'1E10000C
32
Timer
control
register 3
TCR3 R/W
Ini-
tialized
Held Held H'0000
H'FE100010 H'1E100010
16
4 Timer
constant
register 4
TCOR4 R/W Ini-
tialized
Held Held H'FFFFFFFF H'FE100014 H'1E100014
32
Timer
counter 4
TCNT4 R/W Ini-
tialized
Held Held H'FFFFFFFF H'FE100018 H'1E100018
32
Timer
control
register 4
TCR4 R/W
Ini-
tialized
Held Held H'0000
H'FE10001C H'1E10001C
16
Notes: 1. Not initialized in module standby mode when the input clock is the on-chip RTC output
clock.
2. Counts in module standby mode when the input clock is the on-chip RTC output clock.
12.2
Register Descriptions
12.2.1
Timer Output Control Register (TOCR)
TOCR is an 8-bit readable/writable register that specifies whether external pin TCLK is used as
the external clock or input capture control input pin, or as the on-chip RTC output clock output
pin.
TOCR is initialized to H'00 by a power-on or manual reset, but is not initialized in standby mode.
Bit:
7 6 5 4 3 2 1 0
— — — — — — —
TCOE
Initial
value:
0 0 0 0 0 0 0 0
R/W:
R R R R R R R
R/W
Bits 7 to 1—Reserved:
These bits are always read as 0. A write to these bits is invalid, but the
write value should always be 0.