Section 22 PCI Controller (PCIC)
SH7751 Group, SH7751R Group
Page 918 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Always write to this register prior to I/O space read and I/O space write operations by PIO
transfer.
Bits 31 to 18—I/O Space Base Address
(
IOBR31 to 18):
Sets the base register for the PCI I/O
space in PIO transfers.
Bits 17 to 1—Reserved:
These bits always return 0 when read. Always write 0 to these bits when
writing.
Bit 0—Lock Transfer
(
LOCK):
Specifies the locking of the I/O space during PIO transfer.
Bit 0: LOCK
Description
0
Not locked
(Initial value)
1 Locked
22.2.35
PCI Power Management Interrupt Register (PCIPINT)
Bit:
31 30 29 .
.
. 11 10 9 8
— — — .
.
. — — — —
Initial
value:
0 0 0 .
.
. 0 0 0 0
PCI-R/W:
— — — .
.
. — — — —
PP
Bus-R/W:
R R R .
.
. R R R R
Bit:
7 6 5 4 3 2 1 0
— — — — — —
PWRST_
D3
PWRST_
D0
Initial
value:
0 0 0 0 0 0 0 0
PCI-R/W:
— — — — — — — —
PP Bus-R/W:
R R R R R R
R/WC
R/WC
Note: Cleared by setting WC: 1. (Writing of 0 is ignored.)
The PCI power management interrupt register (PCIPINT) controls the power management
interrupts. It provides the interrupt bits for a transition to the power state D3 (power down mode)
and recovery to the power state D0 (normal state). This 32-bit read/write register can be accessed
from the PP bus.