
SH7751 Group, SH7751R Group
Section 22 PCI Controller (PCIC)
R01UH0457EJ0301 Rev. 3.01
Page 975 of 1128
Sep 24, 2013
PCIC
Master
Slave
LSI (Other
than PCIC)
PCICLK
Operation
CKIO
Operation
PCICLK
Operation
Transition/
Recovery
Standby Transition
Standby
command
Standby
command
PCICLK
stopped from
LSI + standby
command
PCI
command
+ interrupt
(PCIC
→
LSI)
+ standby
command
Recovery
1
Not used
PME
interrupt
(connected
to IRL)
PME interrupt
(connected to
IRL) + PCICLK
restarted from
LSI
Power-on
reset
Recovery
2
NMI, IRL,
and
RESET
on-chip
peripheral
interrupt
NMI,
IRL,
and RESET
NMI, IRL,
RESET +
PCICLK
restarted from
LSI
NMI,
IRL,
RESET + wait
for PCI
command
(recovery)
Notes: Recovery 1: Recovery from PCI bus
Recovery 2: Recovery from other than PCI bus
External Input Pin (PCICLK) Operating Mode:
The PCI bus clock can be stopped by writing 1
to the PCICLKSTOP bit. The bus clock can be stopped by writing 1 to the BCLKSTOP bit. It
requires a minimum of 2 clocks of the PCI bus clock for the clock to actually stop after writing to
PCICLKR (setting the PCICLKSTOP bit to 1). It takes a similar time for the clock to restart.
Bus Clock (CKIO) Operating Mode:
Both the PCI bus clock and bus clock can be stopped by
writing 1 to the BCLKSTOP bit. It requires a minimum of 2 clocks of the bus clock for the clock
to actually stop after writing to PCICLKR (setting the BCLKSTOP bit to 1). It takes a similar time
for the clock to restart.
While the PCI bus clock is stopped, it is not possible to access the local registers that can be
accessed both from the peripheral module internal bus and from the PCI bus. Neither writing nor
reading can be performed correctly.
Also, the following cautions must be observed when stopping the bus clock and PCI bus clock
while the PCI is in use: