
Section 13 Bus State Controller (BSC)
SH7751 Group, SH7751R Group
Page 384 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Bits 15 and 14—PCMCIA Wait (A5PCW1, A5PCW0):
These bits specify the number of waits
to be added to the number of waits specified by WCR2 in a low-speed PCMCIA wait cycle. The
setting of these bits is selected when the PCMCIA interface access TC bit is 0.
Bit 15: A5PCW1
Bit 14: A5PCW0
Waits Inserted
0
0
0 (Initial value)
1
15
1 0 30
1
50
Bits 13 and 12—PCMCIA Wait (A6PCW1, A6PCW0):
These bits specify the number of waits
to be added to the number of waits specified by WCR2 in a low-speed PCMCIA wait cycle. The
setting of these bits is selected when the PCMCIA interface access TC bit is 0.
Bit 13: A6PCW1
Bit 12: A6PCW0
Waits Inserted
0
0
0 (Initial value)
1
15
1 0 30
1
50
Bits 11 to 9—Address-OE/WE Assertion Delay (A5TED2–A5TED0):
These bits set the delay
time from address output to
OE
/
WE
assertion on the connected PCMCIA interface. The setting of
these bits is selected when the PCMCIA interface access TC bit is 0.
Bit 11: A5TED2
Bit 10: A5TED1
Bit 9: A5TED0
Waits Inserted
0
0
0
0 (Initial value)
1
1
1 0 2
1
3
1 0 0 6
1
9
1 0 12
1
15