SH7751 Group, SH7751R Group
Section 1 Overview
R01UH0457EJ0301 Rev. 3.01
Page 29 of 1128
Sep 24, 2013
Memory
Interface
No.
Pin
Number
Pin Name
I/O
Function
Reset
SRAM
DRAM
SDRAM
PCMCIA
MPX
136 U20
AD26
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
137 T17
AD25
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
138 T18
AD24
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
139 U19
C/
BE3
I/O PCI
address/
data/port
140 T20
AD23
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
141 R18
AD22
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
142 T19
AD21
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
143
N19
VDDQ
Power
IO
VDD
144
W19
VSSQ
Power
IO
GND
145
P17
VDD
Power
Internal
VDD
146
R17
VSS
Power
Internal
GND
147 R20
AD20
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
148 P20
AD19
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
149 P19
AD18
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
150 N20
AD17
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
151 N17
AD16
I/O
PCI
address/
data/port
(Port) (Port) (Port) (Port) (Port)
152 N18
C/
BE2
I/O Command/
byte enable
153 M20
PCIFRAME
I/O
Bus
cycle
154 M19
IRDY
I/O
Initiator
ready
155 M18
TRDY
I/O Target
ready
156 M17
DEVSEL
I/O Device
select
157
L18
VDDQ
Power
IO
VDD