
SH7751 Group, SH7751R Group
Section 15 Serial Communication Interface (SCI)
R01UH0457EJ0301 Rev. 3.01
Page 611 of 1128
Sep 24, 2013
In reception, only the first stop bit is checked, regardless of the STOP bit setting. If the second
stop bit is 1, it is treated as a stop bit; if it is 0, it is treated as the start bit of the next transmit
character.
Bit 2—Multiprocessor Mode (MP):
Selects a multiprocessor format. When a multiprocessor
format is selected, the PE bit and O/
E
bit parity settings are invalid. The MP bit setting is only
valid in asynchronous mode; it is invalid in synchronous mode.
For details of the multiprocessor communication function, see section 15.3.3, Multiprocessor
Communication Function.
Bit 2: MP
Description
0
Multiprocessor function disabled
(Initial value)
1 Multiprocessor
format
selected
Bits 1 and 0—Clock Select 1 and 0 (CKS1, CKS0):
These bits select the clock source for the on-
chip baud rate generator. The clock source can be selected from Pck, Pck/4, Pck/16, and Pck/64,
according to the setting of bits CKS1 and CKS0.
For the relation between the clock source, the bit rate register setting, and the baud rate, see
section 15.2.9, Bit Rate Register (SCBRR1).
Bit 1: CKS1
Bit 0: CKS0
Description
0
0
Pck clock
(Initial value)
1
Pck/4
clock
1 0 Pck/16
clock
1
Pck/64
clock
Note: Pck: Peripheral clock
15.2.6
Serial Control Register (SCSCR1)
Bit:
7 6 5 4 3 2 1 0
TIE
RIE
TE
RE
MPIE
TEIE
CKE1
CKE0
Initial
value:
0 0 0 0 0 0 0 0
R/W:
R/W R/W R/W R/W R/W R/W R/W R/W
The SCSCR1 register performs enabling or disabling of SCI transfer operations, serial clock
output in asynchronous mode, and interrupt requests, and selection of the serial clock source.