
Page x of liv
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Item
Page
Revision (See Manual for Details)
23.3.4 Peripheral
Module Signal Timing
Table 23.23 Peripheral
Module Signal Timing (1)
1067
to
1069
Table amended and note added
HD6417751
RBP240 (V)
HD6417751
RBG240 (V)
HD6417751
RBA240HV
HD6417751
RBP200 (V)
HD6417751
RBG200 (V)
HD6417751
RBA240HV
*
3
HD6417751
RF240 (V)
HD6417751
RF200 (V)
*
2
*
2
*
2
*
2
Module Item
Symbol
Min Max
Min Max Min Max
Min Max Unit Figure Notes
Notes: 1. V
DDQ
= 3.0 to 3.6 V, V
DD
= 1.5 V, T
a
= –20 to
75
°
C
*
4
, C
L
= 30 pF, PLL2 on
3. This is the case when the device in use is an
HD6417751RBA240HV running at 200 MHz.
4.
T
a
= –40 to 85
°
C for the HD6417751RBA240HV.
Table title amended and note added
Notes: 1. HD6417751RF240 (V), HD6417751RF200 (V)
2.
T
a
= –40 to 85
°
C for the HD6417751RBA240HV.
Table 23.25 PCIC Signal
Timing (in
PCIREQ/PCIGNT Non-
Port Mode) (1)
HD6417751RBP240 (V),
HD6417751RBP200 (V),
HD6417751RBG240 (V),
HD6417751RBG200 (V),
HD6417751RBA240HV,
HD6417751RF240 (V),
HD6417751RF200 (V):
V
DDQ
= 3.0 to 3.6 V, V
DD
=
1.5 V, Ta = –20 to 75
°
C
*
2
,
C
L
= 30 pF
1076
Asterisk "
*
" in table changed to "
*
1"
"3.0 (3.5
*
)"
→
"3.0 (3.5
*
1
)"
Table 23.27 PCIC Signal
Timing (With
PCIREQ/PCIGNT Port
Settings in Non-Host
Mode) (1)
HD6417751RBP240 (V),
HD6417751RBP200 (V),
HD6417751RBG240 (V),
HD6417751RBG200 (V),
HD6417751RBA240HV,
HD6417751RF240 (V),
HD6417751RF200 (V):
V
DDQ
= 3.0 to 3.6 V, V
DD
=
1.5 V, T
a
= –20 to 75
°
C
*
,
C
L
= 30 pF
1079
Table title amended and note added
Note:
*
T
a
= –40 to 85
°
C for the HD6417751RBA240HV.