
SH7751 Group, SH7751R Group
Section 13 Bus State Controller (BSC)
R01UH0457EJ0301 Rev. 3.01
Page 369 of 1128
Sep 24, 2013
Bits 19 to 17—Area 4 Wait Control (A4W2–A4W0):
These bits specify the number of wait
states to be inserted for area 4. For the case where an MPX interface setting is made, see table
13.7.
Description
Bit 19: A4W2
Bit 18: A4W1
Bit 17: A4W0
Inserted Wait States
RDY
Pin
0 0 0 0
Ignored
1 1
Enabled
1
0 2
Enabled
1 3
Enabled
1 0 0 6
Enabled
1 9
Enabled
1
0 12
Enabled
1
15 (Initial value)
Enabled
Bits 16 and 12—Reserved:
These bits are always read as 0, and should only be written with 0.
Bits 15 to 13—Area 3 Wait Control (A3W2–A3W0):
These bits specify the number of wait
states to be inserted for area 3. External wait input is only enabled when the SRAM interface or
MPX interface is used, and is ignored when DRAM or synchronous DRAM is used. For the case
where an MPX interface setting is made, see table 13.7.
•
When SRAM Interface is Set
Description
Bit 15: A3W2
Bit 14: A3W1
Bit 13: A3W0
Inserted Wait States
RDY
Pin
0 0 0 0
Ignored
1 1
Enabled
1
0 2
Enabled
1 3
Enabled
1 0 0 6
Enabled
1 9
Enabled
1
0 12
Enabled
1
15 (Initial value)
Enabled