
SH7751 Group, SH7751R Group
Section 4 Caches
R01UH0457EJ0301 Rev. 3.01
Page 103 of 1128
Sep 24, 2013
4.2
Register Descriptions
There are three cache and store queue related control registers, as shown in figure 4.1.
CCR
31
14
16
30
15
12 11 10 9 8 7 6 5 4 3 2
CB
1 0
ICI ICE
ORA
OIX
OCI
AREA
Notes:
indicates reserved bits: 0 must be specified in a write; the read value is 0.
*
SH7751R only
WT OCE
IIX
EMODE
*
QACR0
31
5 4
2 1 0
AREA
QACR1
31
5 4
2 1 0
Figure 4.1 Cache and Store Queue Control Registers (CCR)
(1) Cache Control Register (CCR):
CCR contains the following bits:
EMODE: Cache-double-mode (SH7751R only. Reserved bit in SH7751.)
IIX:
IC index enable
ICI: IC
invalidation
ICE: IC
enable
OIX:
OC index enable
ORA:
OC RAM enable
OCI: OC
invalidation
CB: Copy-back
enable
WT: Write-through
enable
OCE: OC
enable
CCR can be accessed by longword-size access from H'FF00001C in the P4 area and H'1F00001C
in area 7. The CCR bits are used for the cache settings described below. Consequently, CCR
modifications must only be made by a program in the non-cached P2 area. After CCR is updated,
an instruction that performs data access to the P0, P1, P3, or U0 area should be located at least