Section 22 PCI Controller (PCIC)
SH7751 Group, SH7751R Group
Page 960 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
Table 22.10 Access Size
Transfer Mode
Access Destination
Access Size
W/LW Boundary
Mode
Byte Data
Boundary Mode
Memory space
B, W, LW
Yes
Yes
I/O space
B, W, LW
Yes
Yes
PCI external
device
Configuration register
LW
Yes
Yes
PCIC register
LW
Yes
W/LW boundary
mode
Legend:
B: Byte
W: Word
LW: Longword
Size
Address
Data
Data (W/LW
boundary mode)
Address
(memory I/O)
BE[3:0]
Data (Byte data
boundary mode)
Lon
g
Word
B0
B0
B0
4n+0/4n+0
1110
4n+0
Byte
B1
B1
B1
4n+0/4n+1
1101
4n+1
B2
B2
B2
4n+0/4n+2
1011
4n+2
B3
B3
B3
4n+0/4n+3
0111
4n+3
B0 B1
B0 B1
B1 B0
4n+0/4n+0
1100
4n+0
B2 B3
B2 B3
B3 B2
4n+0/4n+2
0011
4n+2
B0 B1 B2 B3
B0 B1 B2 B3
B3 B2 B1 B0
4n+0/4n+0
0000
4n+0
Peripheral bus
PCI bus
Word
Memory/I/O spa
c
e a
cc
ess (Peripheral bus
↔
PCI bus)
31
0
31
0
31
0
Figure 22.18 Peripheral Bus
↔
PCI Bus Data Alignment