
SH7751 Group, SH7751R Group
Section 10 Clock Oscillation Circuits
R01UH0457EJ0301 Rev. 3.01
Page 273 of 1128
Sep 24, 2013
10.3
Clock Operating Modes
Tables 10.3 (1) and 10.3 (2) show the clock operating modes corresponding to various
combinations of mode control pin (MD2–MD0) settings (initial settings such as the frequency
division ratio).
Table 10.4 shows FRQCR settings and internal clock frequencies.
Table 10.3 (1) Clock Operating Modes (SH7751)
External
Pin Combination
Frequency
(vs. Input Clock)
Clock
Operating
Mode MD2
MD1
MD0
1/2
Frequency
Divider PLL1
PLL2
CPU
Clock
Bus
Clock
Peripheral
Module
Clock
FRQCR
Initial Value
0 0
Off
On
On
6
3/2
3/2
H'0E1A
1
0
1 Off
On
On
6 1 1
H'0E23
2 0
On
On
On
3
1
1/2
H'0E13
3
0
1
1 Off
On
On
6 2 1
H'0E13
4
1 0 0 On
On
On
3 3/2 3/4
H'0E0A
5
1
Off
On
On
6
3
3/2
H'0E0A
6
1 0 Off
Off
Off
1 1/2 1/2
H'0808
Notes: 1. The clock operating mode is the only factor to determine whether to turn the 1/2
frequency divider on or off.
2. For the frequency range of the input clock, see the EXTAL clock input frequency (f
EX
)
and CKIO clock output (f
OP
) in section 23.3.1, Clock and Control Signal Timing.
Table 10.3 (2) Clock Operating Modes (SH7751R)
External
Pin Combination
Frequency
(vs. Input Clock)
Clock
Operating
Mode
MD2 MD1 MD0 PLL1 PLL2
CPU
Clock
Bus
Clock
Peripheral
Module Clock
FRQCR
Initial Value
0 0
On
(
×
12) On
12
3
3
H'0E1A
1
0
1 On
(
×
12) On
12
3/2
3/2
H'0E2C
2 0
On
(
×
6) On 6
2
1
H'0E13
3
0
1
1 On
(
×
12) On
12
4
2
H'0E13
4 1
0
On
(
×
6) On 6
3
3/2
H'0E0A
5
0
1 On
(
×
12) On
12
6
3
H'0E0A
6
1 0 OFF
(
×
6) OFF 1
1/2
1/2
H'0808
Notes: 1. The multiplication factor of PLL1 is solely determined by the clock operating mode.