![Renesas SH7751 Group User Manual Download Page 726](http://html.mh-extra.com/html/renesas/sh7751-group/sh7751-group_user-manual_1440562726.webp)
Section 16 Serial Communication Interface with FIFO (SCIF)
SH7751 Group, SH7751R Group
Page 672 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
•
Choice of serial clock source: internal clock from baud rate generator or external clock from
SCK2 pin
•
Four interrupt sources
There are four interrupt sources—transmit-FIFO-data-empty, break, receive-FIFO-data-full,
and receive-error—that can issue requests independently.
•
The DMA controller (DMAC) can be activated to execute a data transfer by issuing a DMA
transfer request in the event of a transmit-FIFO-data-empty or receive-FIFO-data-full interrupt.
•
When not in use, the SCIF can be stopped by halting its clock supply to reduce power
consumption.
•
Modem control functions (
RTS2
and
CTS2
) are provided.
•
The amount of data in the transmit/receive FIFO registers, and the number of receive errors in
the receive data in the receive FIFO register, can be ascertained.
•
A timeout error (DR) can be detected during reception.