SH7751 Group, SH7751R Group
Section 20 User Break Controller (UBC)
R01UH0457EJ0301 Rev. 3.01
Page 807 of 1128
Sep 24, 2013
Bit 6—PC Break Select B (PCBB):
Specifies whether a channel B instruction access cycle break
is to be effected before or after the instruction is executed. This bit is not initialized by a power-on
reset or manual reset.
Bit 6: PCBB
Description
0
Channel B PC break is effected before instruction execution
1
Channel B PC break is effected after instruction execution
Bits 5 and 4—Reserved:
These bits are always read as 0, and should only be written with 0.
Bit 3—Sequence Condition Select (SEQ):
Specifies whether the conditions for channels A and B
are to be independent or sequential. This bit is not initialized by a power-on reset or manual reset.
Bit 3: SEQ
Description
0
Channel A and B comparisons are performed as independent conditions
1
Channel A and B comparisons are performed as sequential conditions
(channel A
→
channel B)
Bits 2 and 1—Reserved:
These bits are always read as 0, and should only be written with 0.
Bit 0—User Break Debug Enable (UBDE):
Specifies whether the user break debug function (see
section 20.4, User Break Debug Support Function) is to be used.
Bit 0: UBDE
Description
0
User break debug function is not used
(Initial value)
1
User break debug function is used