
Section 22 PCI Controller (PCIC)
SH7751 Group, SH7751R Group
Page 872 of 1128
R01UH0457EJ0301 Rev. 3.01
Sep 24, 2013
local bus specifications. This register contains the most significant bits (maximum 12 in bits 31 to
20) of the address used when a device on the PCI bus accesses local memory on the SH local bus
using memory transfer commands. Minimally, allocate the capacity set in the local space register 1
(PCILSR1) to PCI bus memory space.
Bits 19 to 0 are fixed in hardware. The number of valid bits of those that can be written to (bit 31
to 20) differs according to the value set in PCILSR1.
Table 22.7 Memory Space Base Address Register (BASE1)
PCILSR1 [28:20]
Register Value
Required Address
Space
Valid BASE1 [31:20]
Write Bits
B'0_0000_0000
1 MB
Bits 31 to 20
B'0_0000_0001
2 MB
Bits 31 to 21
B'0_0000_0011
4 MB
Bits 31 to 22
:
:
:
B'0_1111_1111
256 MB
Bits 31 to 28
B'1_1111_1111
512 MB
Bits 31 to 29
The PCICONF6 register is initialized to H'00000000 at a power-on reset and software reset.
Always write to this register prior to transferring data to or from the PCIC memory from the PCI
bus.
Bits 31 to 20—Base Address of the Memory Space 1 (BASE1 31 to 20):
Specifies the base
address of the local address space 1 (this LSI external bus space).
Bits 19 to 4—Base Address of the Memory Space 1 (BASE1 19 to 4):
Fixed at H'0000 in
hardware.
Bit 3—Pre-fetch Control (LA1PREF):
Shows whether the local address space 1 can be pre-
fetched.
Bit 3: LA1PREF
Description
0
Prefetch disabled
(Initial value)
1
Prefetch enabled (not supported)