System Register Block
UG0331 User Guide Revision 15.0
679
0xE0
RO
SYSRESET_
N
MSS DDR Bridge High
Performance DMA Master Error
Address Status Register
0xE4
RO
SYSRESET_
N
MSS DDR Bridge AHB Bus
Error Address Status Register
0xE8
RO
SYSRESET_
N
MSS DDR Bridge Buffer Empty
Status Register
0xEC
RO
SYSRESET_
N
MSS DDR Bridge Disable Buffer
Status Register
0xF0
RO
SYSRESET_
N
1-bit error and 2-bit error count
of eSRAM0
0xF4
RO
SYSRESET_
N
1-bit error and 2-bit error count
of eSRAM1
Reserved
0xF8
SYSRESET_
N
0xFC
RO
SYSRESET_
N
1-bit error and 2-bit error count
of MAC transmitter
0x100
RO
SYSRESET_
N
1-bit error and 2-bit error count
of MAC receiver
0x104
RO
SYSRESET_
N
1-bit error and 2-bit error count
of USB
0x108
RO
SYSRESET_
N
1-bit error and 2-bit error count
of CAN
0x10C
RO
SYSRESET_
N
Address from eSRAM0 on
which 1-bit and 2-bit SECDED
error has occurred
0x110
RO
SYSRESET_
N
Address from eSRAM1 on
which 1-bit and 2-bit SECDED
error has occurred
0x114
RO
SYSRESET_
N
Address from MAC receiver on
which 1-bit and 2-bit SECDED
error has occurred
0x118
RO
SYSRESET_
N
Address from MAC transmitter
on which 1-bit and 2 bit
SECDED error has occurred.
0x11C
RO
SYSRESET_
N
Address from CAN on which 1-
bit and 2-bit SECDED error has
occurred
0x120
RO
SYSRESET_
N
Address from USB on which 1-
bit and 2-bit SECDED error has
occurred
0x124
RO-U
SYSRESET_
N
Read and write security for
masters 0, 1, and 2 to eSRAM0,
eSRAM1, eNVM1, eNVM0, and
MSS DDR bridge
Table 650 •
SYSREG
(continued)
Register Name
Addr.
Offset
Register
Type
Flash
Write
Protect
Reset Source Description