System Register Block
UG0331 User Guide Revision 15.0
677
0x38
RW-P
Register
SYSRESET_
N
EDAC Configuration Register
for eSRAM0, eSRAM1, USB,
MAC, and CAN
0x3C
RW-P
Register
SYSRESET_
N
Master Weight Configuration
Register 0
0x40
RW-P
Register
SYSRESET_
N
Master Weight Configuration
Register 1
0x44
RW-P
Register
SYSRESET_
N
Enables software interrupt
0x48
RW-P
Bit
SYSRESET_
N
Software Reset Control Register
0x4C
RW-P
Register
SYSRESET_
N
Cortex M3 Configuration
Register
0x50
RW-P
Register
SYSRESET_
N
Controls fabric interface
0x54
RW-P
Register
SYSRESET_
N
Controls MSS peripherals
0x58
RW-P
Register
PORESET_N Configures GPIO system reset
0x5C
RW-P
Register
PORESET_N GPIO Input Source Select
Control Register
0x60
RW-P
Register
PORESET_N MDDR Configuration Register
0x64
RW-P
Register
PORESET_N Configures USB data interfaces
from IOMUXCELLs and I/O
pads
0x68
RW-P
Register
PORESET_N Peripheral Clock MUX Select
Control Register
0x6C
RW-P
Register
PORESET_N Configures Watchdog timer
0x70
RW-P
Register
PORESET_N MDDR I/O Calibration Control
Register
Reserved
0x74
0x78
RW-P
Register
SYSRESET_
N
Enables/disables 1-bit error, 2-
bit error status for eSRAM0,
eSRAM1, USB, CAN, and MAC
0x7C
RW-P
Register
SYSRESET_
N
Configures USB interface
0x80
RW-P
Register
SYSRESET_
N
Controls the pipeline present in
the memory read path of
eSRAM memory
0x84
RW-P
Register
SYSRESET_
N
MSS Interrupt Enable Control
Register
0x88
RW-P
Register
SYSRESET_
N
Configures RTC timer WAKEUP
signal
Table 650 •
SYSREG
(continued)
Register Name
Addr.
Offset
Register
Type
Flash
Write
Protect
Reset Source Description