System Register Block
UG0331 User Guide Revision 15.0
717
22.3.67 MAC EDAC Receiver Address Register
22.3.68 MAC EDAC Transmitter Address Register
22.3.69 CAN EDAC Address Register
22.3.70 USB EDAC Address Register
Table 724 •
MAC_EDAC_RX_ADR
Bit
Number Name
Reset
Value
Description
[31:26]
Reserved
0
[25:13]
MAC_EDAC_RX_2E_AD
0
Stores the address from Ethernet RX memory on which a 2-bit
SECDED error has occurred.
[12:0]
MAC_EDAC_RX_1E_AD
0
Stores the address from Ethernet RX memory on which a 1-bit
SECDED error has occurred.
Table 725 •
MAC_EDAC_TX_ADR
Bit
Number Name
Reset
Value
Description
[31:26]
Reserved
0
[25:13]
MAC_EDAC_TX_2E_AD
0
Stores the address from Ethernet TX memory on which a 2-bit
SECDED error has occurred.
[12:0]
MAC_EDAC_TX_1E_AD
0
Stores the address from Ethernet TX memory on which a 1-bit
SECDED error has occurred.
Table 726 •
CAN_EDAC_ADR
Bit
Number Name
Reset
Value
Description
[31:26]
Reserved
0
[25:13]
CAN_EDAC_2E_AD
0
Stores the address from CAN memory on which a 2-bit
SECDED error has occurred.
[12:0]
CAN_EDAC_1E_AD
0
Stores the address from CAN memory on which a 1-bit
SECDED error has occurred.
Table 727 •
USB_EDAC_ADR
Bit
Number Name
Reset
Value
Description
[31:26]
Reserved
0
[25:13]
USB_EDAC_2E_AD
0
Stores the address from USB memory on which a 2-bit
SECDED error has occurred.
[12:0]
USB_EDAC_1E_AD
0
Stores the address from USB memory on which a1-bit
SECDED error has occurred.