www.geehy.com Page 74
Field
Name
R/W
Description
18
,
14
,
10
,
6
,
2
HTCLRx
W
ChannelxHalf Transfer Complete Clear (x=1…5)
Clear the corresponding HTFLG flag in interrupt state register.
0: Invalid
1: Clear the HTFLG flag
19
,
15
,
11
,
7
,
3
TERRCLRx
W
ChannelxTransfer Error Occur Clear (x=1…5)
Clear the corresponding TERRFLG flag in interrupt state register.
0: Invalid
1: Clear the TERRFLG flag
31:20
Reserved
DMA Channel x configuration register (DMA_CHCFGx) (x=1…5)
Offset address: 0x08+20 x (channel number-1)
Reset value: 0x0000 0000
Field
Name
R/W
Description
0
CHEN
R/W
DMA Channel Enable
0: Disable
1: Enable
1
TCINTEN
R/W
All Transfer Complete Interrupt Enable
0: Disable
1: Enable
2
HTINTEN
R/W
Half Transfer Complete Interrupt Enable
0: Disable
1: Enable
3
TERRINTEN
R/W
Transfer Error Occur Interrupt Enable
0: Disable
1: Enable
4
DIRCFG
R/W
Data Transfer Direction Configure
0: Read from peripheral to memory
1: Read from memory to peripheral
5
CIRMODE
R/W
Circular Mode Enable
0: Disable
1: Enabl
6
PERIMODE
R/W
Peripheral Address Increment Mode Enable
0: Disable
1: Enable
7
MIMODE
R/W
Memory Address Increment Mode Enable
0: Disable
1: Enable
9:8
PERSIZE
R/W
Peripheral Data Size Configure
00: 8 bits
01: 16 bits
10: 32 bits
11: Reserved
11:10
MSIZE
R/W
Memory Data Size Configure
00: 8 bits
01: 16 bits
10: 32 bits
11: Reserved