www.geehy.com Page 119
Field
Name
R/W
Description
1: Enable
4
CC4IEN
R/W
Capture/Compare Channel4 Interrupt Enable
0: Disable
1: Enable
5
COMIEN
R/W
COM Interrupt Enable
0: Disable
1: Enable
6
TRGIEN
R/W
Trigger interrupt Enable
0: Disable
1: Enable
7
BRKIEN
R/W
Break interrupt Enable
0: Disable
1: Enable
8
UDIEN
R/W
Update DMA Request Enable
0: Disable
1: Enable
9
CC1DEN
R/W
Capture/Compare Channel1 DMA Request Enable
0: Disable
1: Enable
10
CC2DEN
R/W
Capture/Compare Channel2 DMA Request Enable
0: Disable
1: Enable
11
CC3DEN
R/W
Capture/Compare Channel3 DMA Request Enable
0: Disable
1: Enable
12
CC4DEN
R/W
Capture/Compare Channel4 DMA Request Enable
0: Disable
1: Enable
13
COMDEN R/W
COM DMA Request Enable
0: Disable
1: Enable
14
TRGDEN
R/W
Trigger DMA Request Enable
0: Disable
1: Enable
15
Reserved
State register (TMRx_STS)
Offset address: 0x10
Reset value: 0x0000
Field
Name
R/W
Description
0
UIFLG
RC_W0
Update Event Interrupt Generate Flag
0: Update event interrupt does not occur
1: Update event interrupt occurs
When the counter value is reloaded or reinitialized, an update
event will be generated. The bit is set to 1 by hardware and cleared
by software; update events are generated in the following