![Geehy SEMICONDUCTOR APM32F030x4x6x8xC User Manual Download Page 68](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f030x4x6x8xc/apm32f030x4x6x8xc_user-manual_573629068.webp)
www.geehy.com Page 67
Peripheral
Channel 1
Channel 2
Channel 3
Channel 4
Channel 5
TMR6
-
-
TMR6_UP
-
-
TMR7
-
-
-
TMR7_UP
-
TMR15
-
-
-
-
TMR15_CH1
TMR15_UP
TMR15_TRIG
TMR15_COM
TMR16
-
-
TMR16_CH1
(1)
TMR16_UP
(1)
TMR16_CH1
(2)
TMR16_UP
(2)
-
TMR17
TMR17_CH1
(1)
TMR17_UP
(1)
TMR17_CH1
(2)
TMR17_UP
(2)
-
-
-
ADC
ADC
(1)
ADC
(2)
-
-
-
SPI
-
SPI1_RX
SPI1_TX
SPI2_RX
SPI2_TX
USART
-
USART1_TX
(1)
USART1_RX
(1)
USART1_TX
(2)
USART2_TX
USART1_RX
(2)
USART2_RX
I2C
-
I2C1_TX
I2C1_RX
I2C2_TX
I2C2_RX
Note: (1) This DMA request is mapped to the DAM channel only when the corresponding remapping bit of
SYSCFG_CFGR1 register is cleared.
(2) This DMA request is mapped to the DAM channel only when the corresponding remapping bit of
SYSCFG_CFGR1 register is set.
Table 33 DMA Request Mapping Table 2
CxS[3:0]
Channel 1
Channel 2
Channel 3
Channel 4
Channel 5
0000
-
TMR1_CH1
TMR1_CH2
-
TMR1_CH3
-
TMR3_CH3
TMR3_CH4
TMR3_UP
TMR1_CH4
TMR1_TRIG
TMR1_COM
-
ADC
-
TMR6_UP
TMR7_UP
-
-
-
-
-
TMR15_CH1
TMR15_UP
TMR15_TRIG
TMR15_COM
TMR17_CH1
TMR17_UP
-
TMR16_CH1
TMR16_UP
TMR3_CH1
TMR3_TRIG
-
-
SPI1_RX
SPI1_TX
SPI2_RX
SPI2_TX
-
I2C1_TX
I2C1_RX
I2C2_TX
I2C2_RX
-
USART1_TX
USART1_RX
USART2_TX
USART2_RX
0001
ADC
ADC
TMR6_UP
TMR7_UP
-
0010
-
I2C1_TX
I2C1_RX
I2C2_TX
I2C2_RX